## CS & IT

## ENGINERING

# COMPUTER ORGANIZATION AND ARCHITECTURE

Pipeline Processing



Lecture No.- 02











Topic Pipeline Processing

Topic Pipeline Cycle Time

Topic Speed Up











Pipeline Throughput Topic

Latency Topic

Instruction Pipeline Topic

#### [NAT]



#Q. The time delay of the four segments in pipeline are as shown follows:

$$t_1 = (50)$$
ns,  $t_2 = (30)$ ns,  $t_3 = (95)$ ns, and  $t_4 = (45)$ ns.

The interface registers delay time  $t_r = 5$  ns.

How long would it take to process 100 tasks in the pipeline?

$$t_p = 95 + 5 = 100 \text{ ns}$$
 $n = 100$ 
 $k = 4$ 

time = 
$$(4+100-1)$$
 100  
=  $10300$  ns

## NAT



#Q. How can we reduce the total time about the one-half of the time calculated in above question?

$$t_1 = 5000$$
  
 $t_2 = 3000$   
 $t_{31} = 5000$   
 $t_{31} = 5000$   
 $t_{32} = 4500$   
 $t_{4} = 4500$ 

$$k = 5$$
 $t_p = 50 + 5 = 55 \text{ ns}$ 
 $n = 100$ 

$$k = 5$$
 $t_p = 50 + 5 = 5505$ 
 $pipeline time$ 
 $= (5 + 100 - 1) 55$ 
 $= 5720 \text{ ns}$ 

Learning:
If seg. delays are almost equal then pipeline performs better.

Quest") There are 2 pipelines

5 segments with delay  $51 \Rightarrow 5 \text{ ns}$   $51 \Rightarrow 5 \text{ ns}$   $52 \Rightarrow 12 \text{ ns}$   $53 \Rightarrow 9 \text{ ns}$   $54 \Rightarrow 20 \text{ ns}$ 

55 => 8 ns

segments with delays

13ns, 7ns.

$$h = 50$$

time = 
$$(6 + 50 - 1) / 3$$
  
=  $715 \text{ ns}$ 

1. 
$$speed w = \frac{1080}{715} = 1.51$$

2. 
$$S = \frac{(k+n-1)t_{pold}}{(k+n-1)t_{pnew}}$$

$$= \frac{20}{13}$$

## NAT



Consider a non-pipelined processor with a clock rate of 4 gigahertz and #Q. average cycles per instruction of 5. The same processor is upgraded to a pipelined processor with five stages; but due to the internal pipeline delay, the clock speed is reduced to gigahertz. Assume that there are no stalls in the pipeline. The speed up achieved in this pipelined processor is \_\_\_\_\_\_.

Non-pipeline

Cycle time = 
$$\frac{1}{4945}$$
 = 0.25 ns

 $t_n = 5 * 0.25 ns = 1.25 ns$ 

Non-pipeline

Cycle time = 
$$\frac{1}{49 \text{ My}} = 0.25 \text{ ns}$$
 $k = 5$ 

Pipeline

 $k = 5$ 

Pipeline cycle time =  $\frac{1}{39 \text{ My}} = 0.33 \text{ ns}$ 

Pipeline cycle time =  $\frac{1}{39 \text{ My}} = 0.33 \text{ ns}$ 

$$S = \frac{t_n}{t_p} = \frac{1.25}{0.33} = 3.75$$

## How to calculate tp:-

- 1. Given in Quest
- 2. Max of seg. delays
- 3. Max of seg. Lelays + Reg. Buffe delay 3. CPI \* 1

  clock rate
- 4. Lock rute

## How to calculate to:-

- 1. Given in Quest's 2. Sum of all segment delays



## **Topic: Latency and Throughput**



pipeline = tp

non-pipeline=tn

Latency:
After how much time a

new input is given to system

Sno. of operations performed per unit time in time (k+n-1)tp, no of operations = n in time  $1 - 11 - \frac{n}{(k+n-1)tp}$ Throughput  $\frac{n}{(k+n-1)tp}$ 

Throughput =  $\frac{1}{tp}$ 

$$t_p = 126 + 5 = 131 \text{ ns}$$
  $t_n = 120 + 126 + 121 + 110 + 118 + 120$  = 715 ns



- Consider 6 segment pipeline with segment delay of segments as 120ns, #Q. 126ns, 121ns, 110ns, 118ns and 120ns respectively. The intermediate buffer delay is 5ns.
  - Consider that the system is used for performing 100 tasks.
- 1. What is the latency of non-pipeline system = 7/5 ns
- 2. What is the latency of pipeline system = 131 hs
- 3.
- 4.

What is the latency of pipeline system = 
$$\frac{100}{(6+100-1)131}$$
 ns =  $\frac{100}{10.5*131*10^3}$  What is the throughput of pipeline system in ideal case

What is the throughput of pipeline system in ideal case

$$\frac{100}{(6+100-1)131}$$



#Q. The stage delays in a s-stage pipeline are 60ns, 50ns, 55ns and 80ns. The last stage (with delay 80ns) is replaced with a functionally equivalent design involving two stages with respective delays 60ns and 35ns. The throughput increase of the pipeline is \_\_\_\_\_ percent?

$$k = 4$$
60, 50, 55,80

 $t_p = 80$ 
 $throughput = \frac{1}{80}$ 

$$k = 5$$
 $60, 50, 55, 60, 35$ 
 $t_p = 60$ 
 $thwoghput = \frac{1}{60}$ 

### NAT



- ns
- Consider a 6-stage pipeline with delays 2, 4, 3, 5, 3 and 4 eyeles. This #Q. pipeline is upgraded to a new 8-segment pipeline in which each segment delay is 2 care. ns.
- How much time is saves using new pipeline over old one for 100 tasks? 1.
- What is the speed up of new pipeline as compared to old pipeline for 100 tasks? 3. Ideal speed up

time = 
$$(6+100-1)$$
 5 ns time =  $(8+100-1)$  2  
= 525 ns = 214 ns

2. Speed up = 
$$\frac{525}{214}$$
 = 2.45

$$Sider = \frac{5}{2} = 2.5$$

5 stage pipeline Assume delays: => tp = max (5,4,6,5,4)+1=7ns 5ns yns tn = 5+4+6+5+4 6ns 5 ns 24ns 4 115

Buffer => 1ns

for 1 operal pipeline time = (k+1-1)tp = k\*tp = 5\*7 = 35 ns Note:- k\*tp > tn

when all segments take equal delay and there is no any buffer or register delay then all segments are perfectly balanced



## **Topic: Instruction Pipeline**



If pipeline processing is implemented on Instruction Cycle



Pw

IF: Instruction Fetch

ID: Instruction Decode & Address Calculation

OF: Operand Fetch

EX: Execution

WB: Write Back



### 2 mins Summary



Topic Pipel

Pipeline Throughput

Topic

Latency

Topic

Instruction Pipeline





# Happy Learning THANK - YOU